@inproceedings{c671db1fd0a348d0a999970e4f0ffc78,
title = "Remote FPGA Lab applications, interactive timing diagrams and assessment",
abstract = "The Remote FPGA Lab (RFL) provides interactive web-based visual control and probing of reconfigurable logic hardware in the Cloud in real time, and supports a learn-by-doing approach to digital system education. The authors have previously reported the RFL architecture, and RFL usage and survey data which highlights its effectiveness for enhanced learning, achievement and engagement. This paper illustrates an RFL counter example use case. A range of animated interactive web page console views are presented, from top level block diagram to FPGA Lookup Table and D Flip Flop hardware implementation views, and Finite State Machine animation. The paper illustrates the additional interactive real-time timing diagram functionality and proposes an automatic online assessment strategy using the RFL.",
keywords = "Assessment, Remote FPGA Lab, Timing diagram",
author = "Fearghal Morgan and Seamus Cawley and Maire Kane and Aedan Coffey and Frank Callaly",
year = "2014",
doi = "10.1049/cp.2014.0689",
language = "English",
isbn = "9781849199247",
series = "IET Conference Publications",
publisher = "Institution of Engineering and Technology",
number = "CP639",
pages = "221--226",
booktitle = "IET Conference Publications",
edition = "CP639",
note = "25th IET Irish Signals and Systems Conference, ISSC 2014 and China-Ireland International Conference on Information and Communications Technologies, CIICT 2014 ; Conference date: 26-06-2014 Through 27-06-2014",
}